## Al-Quds University Najjad Zeenni's Faculty of Endineering



# Advanced Computer Architecture (0702475)

## Pipeline MIPS Processor Verilog Design

Supervisor: Dr. Emad Hamadeh.

## Prepared by

Subhia Theeb (21911144) Aseel Zhour (21911403)

> Section: 1 Date: 8.5.2024

## **\*** Table of contents:

| 1.Introduction              | (3)   |
|-----------------------------|-------|
| 2. Project Overview         | (3)   |
| 3. Design                   | (3+4) |
| 4. Testing and Test Benches | (5)   |
| 5. References               | (6)   |

#### **Project:**

https://drive.google.com/file/d/1L3Wky1jsJEVYH5NprZLBqfUaxobOZbFA/view?usp=sharing

#### **!** Introduction:

This project involves the design and implementation of a 32-bit Five Stage Pipeline MIPS processor. The five stages of this processor include Instruction Fetch, Instruction Decode, Execution, Memory Access, and Write Back. Each stage plays a crucial role in the processing of instructions, contributing to the overall performance of the system. This project aims to explore these stages in detail, understand their workings, and implement them effectively to create a functional MIPS processor.

#### **Project Overview:**

This Project is simply a Design of pipeline MIPS processor written in Verilog (VHDL) with handling of Data hazards and forwarding process to achieve the maximum performance in units of clock cycles. Also, this Design Code is written in simple way without any complexities, and every single module is written in a separate file to avoid coding traffic and to manage and distribute tasks on all members in the team; which makes the development process easier and cooperative

#### **❖** Design:

#### 2.1. Modules:

\*In the single cycle the following modules are implemented:

✓ ALU32Bit.

✓ ALUControl.



Decoding stage and Execution stage which will pass the stored result of the first stage to the next stage (Execution stage) with the next clock cycle.

o The EX\_MemReg.v file is the register file between the Execution stage and Memory stage which will pass the stored result of the first stage to the next stage (Memory stage) with the next clock cycle.

#### **\*** Testing and Test Benches:

attached for the folder a file "MIPSTestBenchPhase1.v" which contain the test bench that we used and also attached file "Code.txt" which contain the code we used for testing. , also used EDA playground



Datapath



Test banch for Register File

## **\*** References

- 1. <a href="https://github.com/">https://github.com/</a>
- 2. <a href="https://www.edaplayground.com/x/Bfss">https://www.edaplayground.com/x/Bfss</a>
- 3. A single-cycle MIPS processor (washington.edu)